Merge branch 'xgene_txrx_delay'
Iyappan Subramanian says: ==================== drivers: xgene: Add support RGMII TX/RX delay configuration X-Gene RGMII ethernet controller has a RGMII bridge that performs the task of converting the RGMII signal {RX_CLK,RX_CTL, RX_DATA[3:0]} from PHY to GMII signal {RX_DV,RX_ER,RX_DATA[7:0]} and vice versa. This RGMII bridge has a provision to internally delay the input RX_CLK and the output TX_CLK using configuration registers. This will help in maintain the CLK-CTL delay relationship in various operating conditions. This patch adds support RGMII TX/RX delay configuration. ==================== Signed-off-by:Iyappan Subramanian <isubramanian@apm.com> Signed-off-by:
David S. Miller <davem@davemloft.net>
Showing
- Documentation/devicetree/bindings/net/apm-xgene-enet.txt 10 additions, 0 deletionsDocumentation/devicetree/bindings/net/apm-xgene-enet.txt
- drivers/net/ethernet/apm/xgene/xgene_enet_hw.c 7 additions, 1 deletiondrivers/net/ethernet/apm/xgene/xgene_enet_hw.c
- drivers/net/ethernet/apm/xgene/xgene_enet_hw.h 1 addition, 0 deletionsdrivers/net/ethernet/apm/xgene/xgene_enet_hw.h
- drivers/net/ethernet/apm/xgene/xgene_enet_main.c 49 additions, 0 deletionsdrivers/net/ethernet/apm/xgene/xgene_enet_main.c
- drivers/net/ethernet/apm/xgene/xgene_enet_main.h 2 additions, 0 deletionsdrivers/net/ethernet/apm/xgene/xgene_enet_main.h
Please register or sign in to comment