Forum | Documentation | Website | Blog

Skip to content
Snippets Groups Projects
Commit cabf941a authored by LCPD Auto Merger's avatar LCPD Auto Merger
Browse files

Merged TI feature rpmsg into ti-linux-5.4.y

TI-Feature: rpmsg
TI-Branch: rpmsg-ti-linux-5.4.y-intg

* 'rpmsg-ti-linux-5.4.y-intg' of git://git.ti.com/rpmsg/rpmsg

:
  arm64: dts: ti: k3-am642-sk: Reserve some on-chip SRAM for R5Fs
  arm64: dts: ti: k3-am642-sk: Reserve memory for IPC between RTOS cores
  arm64: dts: ti: k3-am642-sk: Add DDR carveout memory nodes for R5Fs
  arm64: dts: ti: k3-am642-sk: Add mailboxes to R5Fs
  arm64: dts: ti: k3-am642-sk: Add IPC sub-mailbox nodes

Signed-off-by: default avatarLCPD Auto Merger <lcpd_integration@list.ti.com>
parents 9ac50f9a 6e4cc3a1
No related merge requests found
...@@ -34,6 +34,60 @@ secure_ddr: optee@9e800000 { ...@@ -34,6 +34,60 @@ secure_ddr: optee@9e800000 {
alignment = <0x1000>; alignment = <0x1000>;
no-map; no-map;
}; };
main_r5fss0_core0_dma_memory_region: r5f-dma-memory@a0000000 {
compatible = "shared-dma-pool";
reg = <0x00 0xa0000000 0x00 0x100000>;
no-map;
};
main_r5fss0_core0_memory_region: r5f-memory@a0100000 {
compatible = "shared-dma-pool";
reg = <0x00 0xa0100000 0x00 0xf00000>;
no-map;
};
main_r5fss0_core1_dma_memory_region: r5f-dma-memory@a1000000 {
compatible = "shared-dma-pool";
reg = <0x00 0xa1000000 0x00 0x100000>;
no-map;
};
main_r5fss0_core1_memory_region: r5f-memory@a1100000 {
compatible = "shared-dma-pool";
reg = <0x00 0xa1100000 0x00 0xf00000>;
no-map;
};
main_r5fss1_core0_dma_memory_region: r5f-dma-memory@a2000000 {
compatible = "shared-dma-pool";
reg = <0x00 0xa2000000 0x00 0x100000>;
no-map;
};
main_r5fss1_core0_memory_region: r5f-memory@a2100000 {
compatible = "shared-dma-pool";
reg = <0x00 0xa2100000 0x00 0xf00000>;
no-map;
};
main_r5fss1_core1_dma_memory_region: r5f-dma-memory@a3000000 {
compatible = "shared-dma-pool";
reg = <0x00 0xa3000000 0x00 0x100000>;
no-map;
};
main_r5fss1_core1_memory_region: r5f-memory@a3100000 {
compatible = "shared-dma-pool";
reg = <0x00 0xa3100000 0x00 0xf00000>;
no-map;
};
rtos_ipc_memory_region: ipc-memories@a5000000 {
reg = <0x00 0xa5000000 0x00 0x00800000>;
alignment = <0x1000>;
no-map;
};
}; };
vusb_main: fixed-regulator-vusb-main5v0 { vusb_main: fixed-regulator-vusb-main5v0 {
...@@ -155,3 +209,92 @@ &pcie0_rc { ...@@ -155,3 +209,92 @@ &pcie0_rc {
&pcie0_ep { &pcie0_ep {
status = "disabled"; status = "disabled";
}; };
&mailbox0_cluster2 {
mbox_main_r5fss0_core0: mbox-main-r5fss0-core0 {
ti,mbox-rx = <0 0 2>;
ti,mbox-tx = <1 0 2>;
};
mbox_main_r5fss0_core1: mbox-main-r5fss0-core1 {
ti,mbox-rx = <2 0 2>;
ti,mbox-tx = <3 0 2>;
};
};
&mailbox0_cluster3 {
status = "disabled";
};
&mailbox0_cluster4 {
mbox_main_r5fss1_core0: mbox-main-r5fss1-core0 {
ti,mbox-rx = <0 0 2>;
ti,mbox-tx = <1 0 2>;
};
mbox_main_r5fss1_core1: mbox-main-r5fss1-core1 {
ti,mbox-rx = <2 0 2>;
ti,mbox-tx = <3 0 2>;
};
};
&mailbox0_cluster5 {
status = "disabled";
};
&mailbox0_cluster6 {
mbox_m4_0: mbox-m4-0 {
ti,mbox-rx = <0 0 2>;
ti,mbox-tx = <1 0 2>;
};
};
&mailbox0_cluster7 {
status = "disabled";
};
&oc_sram {
main_r5fss0_core0_sram: r5f-sram@40000 {
reg = <0x40000 0x40000>;
};
main_r5fss0_core1_sram: r5f-sram@80000 {
reg = <0x80000 0x40000>;
};
main_r5fss1_core0_sram: r5f-sram@c0000 {
reg = <0xc0000 0x40000>;
};
main_r5fss1_core1_sram: r5f-sram@100000 {
reg = <0x100000 0x40000>;
};
};
&main_r5fss0_core0 {
mboxes = <&mailbox0_cluster2 &mbox_main_r5fss0_core0>;
memory-region = <&main_r5fss0_core0_dma_memory_region>,
<&main_r5fss0_core0_memory_region>;
sram = <&main_r5fss0_core0_sram>;
};
&main_r5fss0_core1 {
mboxes = <&mailbox0_cluster2 &mbox_main_r5fss0_core1>;
memory-region = <&main_r5fss0_core1_dma_memory_region>,
<&main_r5fss0_core1_memory_region>;
sram = <&main_r5fss0_core1_sram>;
};
&main_r5fss1_core0 {
mboxes = <&mailbox0_cluster4 &mbox_main_r5fss1_core0>;
memory-region = <&main_r5fss1_core0_dma_memory_region>,
<&main_r5fss1_core0_memory_region>;
sram = <&main_r5fss1_core0_sram>;
};
&main_r5fss1_core1 {
mboxes = <&mailbox0_cluster4 &mbox_main_r5fss1_core1>;
memory-region = <&main_r5fss1_core1_dma_memory_region>,
<&main_r5fss1_core1_memory_region>;
sram = <&main_r5fss1_core1_sram>;
};
0% or .
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment